[Poster Presentation]A New Screening Method for Alleviating Transient Current Imbalance of Paralleled SiC MOSFETs

A New Screening Method for Alleviating Transient Current Imbalance of Paralleled SiC MOSFETs
ID:196 Submission ID:117 View Protection:PUBLIC Updated Time:2020-10-28 08:42:52 Hits:236 Poster Presentation

Start Time:2020-11-04 14:55 (Asia/Shanghai)

Duration:5min

Session:[G] Poster session » [G2] Poster Session 2 and Poster Session 7

Abstract
Due to material defects and immature process technology, the current level of SiC MOSFET is significantly lower than that of Si IGBT. Connecting multiple chips in parallel has become a common method to increase the current level. The existing chip classification principles are based on the premise that the module or circuit layout is completely symmetrical. However, in practice, it is very difficult for the layout to achieve complete symmetrical parallel branches, especially when many chips are connected in parallel. Therefore, this paper establishes a parallel current sharing model of SiC MOSFETs and proposes a chip screening method considering the influence of mismatched parasitic inductance induced by asymmetric layout of each chips. Finally, the effectiveness of the chip classification method considering the asymmetry of the layout is verified through experiments.
Keywords
Classification, current sharing, SiC MOSFET, parallel-connection, layout mismatch
Speaker
Yizhe Liu
Hunan University

Submission Author
Yizhe Liu Hunan University
Xiaoping Dai Coresing Semiconductor Technology Co.,Ltd.
Xi Jiang Hunan University
Fang Qi Coresing Semiconductor Technology Co.,Ltd.
Yang Liu Coresing Semiconductor Technology Co.,Ltd.
Pan Ke Coresing Semiconductor Technology Co.,Ltd.
Yongzhi Wang Coresing Semiconductor Technology Co.,Ltd.
Jun Wang Hunan University
Zhong Zeng Hunan University
Comment submit
Verification code Change another
All comments
Log in Sign up Registration Submit